## CBCS SCHEME | | <br> | | | <br> | | 7000 | | |-----|------|--|--|------|--|------|--------| | USN | | | | | | | 17CS72 | # Seventh Semester B.E. Degree Examination, Jan./Feb.2021 Advanced Computer Architectures Time: 3 hrs. Max. Marks: 100 Note: Answer any FIVE full questions, choosing ONE full question from each module. #### Module-1 a. With the help of block diagrams, explain Flynn's classification of computer architectures. (10 Marks) b. Describe the shared-memory multiprocessor models. (10 Marks) - OR - 2 a. Define the types of data dependence. Also compute the dependence graph for the following code segment: $S_1$ : Load R1, A S2: Add R2, R1 S<sub>3</sub>: Move R1, R3 S<sub>4</sub>: Store B, R1 (10 Marks) - b. Explain the characteristics of the following static connection networks: - (i) Linear array. - (ii) Ring. - (iii) Binary tree. - (iv) Mesh. (10 Marks) ### Module-2 3 a. Distinguish between RISC and CISC processor architectures, with block diagrams. (10 Marks) b. Explain VLIW processor architecture and its pipeline operations. (10 Marks) - OI - 4 a. Compare the two virtual memory models for multiprocessor systems. (10 Marks) b. Illustrate four level memory hierarchy. (04 Marks) c. Define the various page replacement policies. (06 Marks) - **Module-3** - 5 a. Illustrate daisy-chained and distributed arbitration techniques. (10 Marks) b. List the various Cache mapping schemes. Also explain any two schemes. (10 Marks) - OR - 6 a. Consider the following pipeline reservation table: | | | $1 \text{ ime} \rightarrow$ | | | | | | | | | |--------|---------|-----------------------------|-----|-----|-----|-------|------|--|--|--| | * | 1 🔏 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | $S_1 X$ | 1 | | | | | X | | | | | Stages | $S_2$ | X | | X | ji. | | 1000 | | | | | _ | $S_3$ | | X | | X | 4 | | | | | | (') | 1171 | | 1 ( | 1 . | 1/3 | . 1.4 | | | | | - (i) What are the forbidden latencies? - (ii) What is the initial collision vector? - (iii) Draw the state transition diagram - (iv) List all the simple cycles. - (v) List all the greedy cycles. Illustrate internal data forwarding technique. (vi) Determine the minimal average Latency. (10 Marks) b. Explain the usage of prefetch buffers in instruction pipelining. (06 Marks) (04 Marks) Module-4 Define the two approaches of snoopy bus cache coherence protocol. Also write the state 7 transition graphs for write through and write back cache. (10 Marks) Explain in detail, three types of cache directory protocols. (10 Marks) #### OR Explain the flow control methods for resolving a collision between two packets requesting 8 (10 Marks) the same outgoing channel. (04 Marks) Distinguish between store-and-forward routing and wormhole routing schemes. Define the various vector instruction types. (06 Marks) #### Module-5 (06 Marks) Explain the mechanisms used for interprocess communication 9 Describe the compilation phases in parallel code generation. (08 Marks) (06 Marks) Explain the sole-access protocols used in synchronization. (06 Marks) Explain the concept of recorder buffer as a processor element. 10 a. With the help of a block diagram, explain the role of reservation stations used in Tomasulo's b. (08 Marks) algorithm. (06 Marks) Write and explain state transition diagram of 2 bit branch predictor.